Part Number Hot Search : 
GV2P08 NJW4820F NE851M13 MBT22 212BJ ALFSN D2508 H78LXXBA
Product Description
Full Text Search
 

To Download HCF4067 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 HCF4067B
ANALOG SINGLE 16 CHANNEL MULTIPLEXER/DEMULTIPLEXER
s
s
s
s
s s
s
s s
s s
LOW ON RESISTANCE : 125 (Typ.) OVER 15V p-p SIGNAL INPUT RANGE FOR VDD - VSS = 15V HIGH OFF RESISTANCE : CHANNEL LEAKAGE OF 10pA (Typ.) at VDD - VSS = 10V MATCHED SWITCH CHARACTERISTICS : RON = 5 (Typ.) FOR VDD - VSS =15V VERY LOW QUIESCENT POWER DISSIPATION UNDER A DIGITAL CONTROL INPUT AND SUPPLY CONDITIONS : 0.2W (Typ.) at VDD - VSS = 10V BINARY ADDRESS DECODING ON CHIP QUIESCENT CURRENT SPECIFIED UP TO 20V STANDARDIZED SYMMETRICAL OUTPUT CHARACTERISTICS 5V, 10V AND 15V PARAMETRIC RATINGS INPUT LEAKAGE CURRENT II = 100nA (MAX) AT VDD = 18V TA = 25C 100% TESTED FOR QUIESCENT CURRENT MEETS ALL REQUIREMENTS OF JEDEC JESD13B "STANDARD SPECIFICATIONS FOR DESCRIPTION OF B SERIES CMOS DEVICES"
SOP
ORDER CODES
PACKAGE SOP TUBE HCF4067BM1 T&R HCF4067M013TR
HCF4067B, analog multiplexer/demultiplexer CMOS, is a digitally controlled analog switches device having low ON impedance, low OFF leakage current and internal address decoding. In addition, the ON resistance is relatively constant over the full input-signal range. HCF4067B ia a 16-channel multiplexer with four binary control inputs A, B, C, D, and an inhibit input, arranged so that any combination of the inputs selects one switch.
DESCRIPTION HCF4067B is monolithic integrated circuits fabricated in Metal Oxide Semiconductor technology available in SOP package. PIN CONNECTION
September 2002
1/10
HCF4067B
INPUT EQUIVALENT CIRCUIT PIN DESCRIPTION
PIN No 10, 11, 14, 13 1 15 9, 8, 7, 6, 5, 4, 3, 2, 23, 22, 21, 20, 19, 18, 17, 16 12 24 SYMBOL A, B, C, D COMMON OUT/IN INHIBIT 0 to 15 CHANNEL IN/OUT VSS VDD NAME AND FUNCTION Binary Control Inputs Common Out/In Inhibit Input
16 channel In/Out
Negative Supply Voltage Positive Supply Voltage
FUNCTIONAL DIAGRAM
TRUTH TABLE
A X L H L H L H L H L H L H L H L H 2/10 B X L L H H L L H H L L H H L L H H C X L L L L H H H H L L L L H H H H D X L L L L L L L L H H H H H H H H INH H L L L L L L L L L L L L L L L L SELECTED CHANNEL NONE 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
HCF4067B
LOGIC DIAGRAM
3/10
HCF4067B
ABSOLUTE MAXIMUM RATINGS
Symbol VDD VI II PD Top Tstg Supply Voltage DC Input Voltage DC Input Current Power Dissipation per Package Power Dissipation per Output Transistor Operating Temperature Storage Temperature Parameter Value -0.5 to +22 -0.5 to VDD + 0.5 10 200 100 -55 to +125 -65 to +150 Unit V V mA mW mW C C
Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All voltage values are referred to VSS pin voltage.
RECOMMENDED OPERATING CONDITIONS
Symbol VDD VI Top Supply Voltage Input Voltage Operating Temperature Parameter Value 3 to 20 0 to VDD -55 to 125 Unit V V C
4/10
HCF4067B
STATIC ELECTRICAL CHARACTERISTICS (Tamb = 25C,Typical temperature coefficient for all VDD value is 0.3 %/C)
Test Condition Symbol Parameter VIS (V) VEE (V) VSS (V) VDD (V) 5 10 15 20 5 10 15 5 10 15 18 TA = 25C Min. Typ. 0.04 0.04 0.04 0.08 470 180 125 10 10 5 0.1 Max. 5 10 20 100 1050 400 240 Value -40 to 85C -55 to 125C Unit Min. Max. 150 300 600 3000 1200 500 300 Min. Max. 150 300 600 3000 1200 520 300
IL
Quiescent Supply Current
A
SWITCH RON On Resistance
0 < VI < VDD
0
0
ON
Resistance RON (between any 2 of 4 switches)
0
0
OFF (*) Channel Leakage Current Any Channel Off Channel Leakage Current All Channel Off (Common Out/In) C Capacitance Input Output capacitance Feedthrough CONTROL Input Low Voltage VIL
0
0
100
1000
1000 A
0
0
18
0.1 5 55 0.2
100
1000
1000
-5
5
pF
VIH
Input High Voltage
VEE = VSS RL = 1K to = VDD VSS thru IIS < 2A (on 1K all OFF channels) VI = 0/18V Any Address or Inhibit Input
5 10 15 5 10 15 18
1.5 3 4 3.5 7 11 10-3 5 3.5 7 11
1.5 3 4 3.5 7 11
1.5 3 4
V
V
II
CI
Input Leakage Current Input Capacitance
0.1
7.5
1
1
A
pF
The Noise Margin for both "1" and "0" level is: 1V min. with VDD =5V, 2V min. with VDD=10V, 2.5V min. with VDD=15V * Determined by minimum feasible leakage measurement for automating testing
5/10
HCF4067B
DYNAMIC ELECTRICAL CHARACTERISTICS (Tamb = 25C, CL = 50pF, RL = 200K, tr = tf = 20 ns)
Test Condition Symbol SWITCH tpd Parameter VC (V) RL fI (K) (KHz) VI (V) VSS (V) VDD (V) 5 10 15 VO at Common Out/In = VDD 1 5 (*) 0 10 VO at Any Channel VO at Common Out/In = VSS 1 5 (*) 0 10 VO at Any Channel Between Any two (A and B) Channels Value* Typ. Max. Unit
Propagation Delay Time (Signal Input to Output) Frequency Response Channel "ON" (Sine Wave Input) at VO 20 Log ---- = -3dB VI Feedthrough (All channels OFF) at VO 20 Log --- =-40dB VI Frequency Signal Crosstalk at VO(A) 20 Log --- =-40dB VI(B)
= VDD
200
0
30 15 11 14
60 30 20
ns
ns 60
20 MHz 8
VC(A) =VDD VC(B) =VSS 5 10 15
1
5 (*)
0
10
1
MHz
tW
Sine Wave Distortion (fIS = 1KHz sine wave)
10
1
2 (*) 3 (*) 5 (*)
0
5 10 15 5 10 15 5 10 15
0.3 0.2 0.12 325 135 95 220 90 65 75 650 270 190 440 180 130
%
CONTROL(Address or Inhibit) tPLH, tPHL Propagation Delay Time:Address or Inhibit to Signal OUT (Channel Turning ON) tPLH, tPHL Propagation Delay Time:Address or Inhibit to Signal OUT (Channel Turning OFF) Address or Inhibit to Signal Crosstalk
1
0
ns
0.3
0
ns
10**
0
10
mV peak
(*) Typical temperature coefficient for all VDD value is 0.3 %/C (**) : Both Ends of Channel (*) : Peak to Peak voltage symmetrical about (VDD - VSS) / 2
6/10
HCF4067B
APPLICATION INFORMATION In applications where separate power sources are used to drive VDD and the signal inputs, the VDD current capability should exceed VDD/R L (RL = effective external load). This provision avoids permanent current flow or clamp action on the VDD supply when power is applied or removed from the HCF4067B. When switching from one address to another, some of the ON periods of the channels of the multiplexers will overlap momentarily, which may be objectionable in certain applications. Also, when a channel is turned ON or OFF by an address input, there is a momentary conductive path from the channel to VSS, which will dump some charge from any capacitor connected to the input or output of the channel. The inhibit input turning on a channel will similarly dump some charge to VSS. The amount of charge dumped is mostly a function of the signal level above VSS. Typically, at VDD - VSS = 10V, a 100 pF capacitor connected to TEST CIRCUIT the input or output of the channel will lose 3-4% of its voltage at the moment the channel turns ON or OFF. This loss of voltage is essentially independent of the address or inhibit signal transition time, if the transition time is less than 12 ms. When the inhibit signal turns a channel off, there is no change dumping of VSS. Rather, there is a slight rise in the channel voltage level (65 mV typ.) due to the capacitance coupling from inhibit input to channel input or output. Address input also couple some voltage steps onto the channel signal levels. In certain applications, the external load-resistor current may include both VDD and signal line components. To avoid drawing VDD current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.8V (calculated from RON values shown in ELECTRICAL CHARACTERISTICS CHART). No VDD current will flow through RL if the switch current flows into terminal 1 on the HCF4067B.
CL = 50pF or equivalent (includes jig and probe capacitance) RL = 200K RT = ZOUT of pulse generator (typically 50)
7/10
HCF4067B
WAVEFORM : PROPAGATION DELAY TIMES (f=1MHz; 50% duty cycle)
WAVEFORM : PROPAGATION DELAY TIMES (f=1MHz; 50% duty cycle)
8/10
HCF4067B
SO-24 MECHANICAL DATA
mm. DIM. MIN. A a1 a2 b b1 C c1 D E e e3 F L S 7.40 0.50 15.20 10.00 1.27 13.97 7.60 1.27 8 (max.) 0.291 0.020 15.60 10.65 0.35 0.23 0.5 45 (typ.) 0.598 0.393 0.050 0.550 0.300 0.050 0.614 0.419 0.1 TYP MAX. 2.65 0.2 2.45 0.49 0.32 0.014 0.009 0.020 0.004 MIN. TYP. MAX. 0.104 0.008 0.096 0.019 0.012 inch
L
a2
e3 D
E
24
13
1
1
2
F
a1
s
b1
PO13T
9/10
b
e
A
C
c1
HCF4067B
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. (c) The ST logo is a registered trademark of STMicroelectronics (c) 2002 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. (c) http://www.st.com
10/10


▲Up To Search▲   

 
Price & Availability of HCF4067

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X